### WINSTAR Display # **OLED SPECIFICATION** Model No: **WEO009632C (ZIF FPC)** ## **General Specification** | Item | Dimension | Unit | | | | |------------------|----------------------------|------|--|--|--| | Dot Matrix | 96 x 32 Dots | _ | | | | | Module dimension | 19.80 x 12.32 x 1.21 | mm | | | | | Active Area | 16.298 x 5.418 | mm | | | | | Pixel Size | 0.148 x 0.148 | mm | | | | | Pixel Pitch | 0.17 x 0.17 | mm | | | | | Display Mode | Passive Matrix | | | | | | Display Color | Monochrome | | | | | | Drive Duty | 1/32 Duty | | | | | | IC | SSD1315 | | | | | | Interface | 6800, 8080,4-Wire SPI, I20 | C | | | | | Size | 0.68 inch | | | | | #### Contour Drawing & Block Diagram ### **Interface Pin Function** | No. | Symbol | Function | | | | | |-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 1 | VSS | Ground pin. It must be connected to external ground. | | | | | | 2 | NC | No connection | | | | | | 3 | VDD | Power supply pin for core logic operation. | | | | | | 4~8 | NC | No connection | | | | | | 9 | VDD | Power supply pin for core logic operation. | | | | | | 10 | BS1 | MCU bus interface selection pins. Select appropriate logic setting as described in the following table. BS2, BS1 are pin select BS[2:1] Interface 00 4 line SPI 01 I2C | | | | | | | | 11 8-bit 8080 parallel | | | | | | | | 10 8-bit 6800 parallel | | | | | | 11 | BS2 | Note (1) 0 is connected to VSS (2) 1 is connected to VDD | | | | | | 12 | NC | No connection | | | | | | 13 | CS# | This pin is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW (active LOW). | | | | | | 14 | RES# | This pin is reset signal input. When the pin is pulled LOW, initialization of the chip is executed. Keep this pin HIGH (i.e. connect to VDD) during normal operation. | | | | | | 15 | D/C# | This pin is Data/Command control pin connecting to the MCU. When the pin is pulled HIGH, the data at D[7:0] will be interpreted as data. When the pin is pulled LOW, the data at D[7:0] will be transferred to a command register. In I2C mode, this pin acts as SA0 for slave address selection. | | | | | | 16 | W/R# | This is read / write control input pin connecting to the MCU interface. When interfacing to a 6800-series microprocessor, this pin will be used as Read/Write (R/W#) selection input. Read mode will be carried out when this pin is pulled HIGH (i.e. connect to VDD) and write mode when LOW. When 8080 interface mode is selected, this pin will be the Write (WR#) input. Data write operation is initiated when this pin is pulled LOW and the chip is selected. When serial or I2C interface is selected, this pin must be connected to VSS. | | | | | | 17 | E/RD# | This pin is MCU interface input. When 6800 interface mode is selected, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled HIGH and the chip | | | | | | 18 | D0 | These are 8-bit bi-directional data bus to be connected to the | |----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | D1 | | | 20 | D2 | microprocessor's data bus. When serial interface mode is selected, D0 will | | 21 | D3 | be the serial clock input: SCLK; D1 will be the serial data input: SDIN. | | 22 | D4 | When I2C mode is selected, D2, D1 should be tied together and serve as | | 23 | D5 | Which izo mode is sciedted, bz, br should be tied together and serve as | | 24 | D6 | SDAout, SDAin in application and D0 is the serial clock input, SCL. | | 25 | D7 | | | 26 | | This is segment output current reference pin. When external IREF is used, a resistor should be connected between this pin and VSS to maintain the IREF current at 30uA. | | 27 | VСОМН | COM signal deselected voltage level. A capacitor should be connected between this pin and VSS. | | 28 | | Power supply for panel driving voltage. This is also the most positive power voltage supply pin. | #### **Absolute Maximum Ratings** | Parameter | Symbol | Min | Тур. | Max | Unit | |----------------------------|--------|------|------|-----|------| | Supply Voltage for Logic | VDD | -0.3 | - | 4 | V | | Supply Voltage for Display | VCC | 0 | - | 18 | V | | Operating Temperature | TOP | -40 | - | +80 | °C | | Storage Temperature | TSTG | -40 | - | +85 | °C | #### **Electrical Characteristics** #### 1 DC Characteristics | Item | Symbol | Condition | Min | Тур | Max | Unit | |----------------------------|--------|--------------|---------|------|---------|------| | Supply Voltage for Logic | VDD | 70) | 1.65 | 3.0 | 3.3 | V | | Supply Voltage for Display | VCC | C-V | 7.5 | 12.0 | 12.5 | V | | High Level Input | VIH | | 0.8×VDD | _ | VDD | V | | Low Level Input | VIL | ) | 0 | _ | 0.2×VDD | V | | High Level Output | VOH | lout = 100uA | 0.9×VDD | _ | VDD | V | | Low Level Output | VOL | lout = 100uA | 0 | _ | 0.1×VDD | V | | Display 50% Pixel on | ICC | VCC=12V | _ | 5.0 | 7.5 | mA |