# WINSTAR Display

# **OLED SPECIFICATION**

Model No:

WEO012864AG

**WINSTAR** 

WEO012864AG

## **General Specification**

| Item             | Dimension           | Unit |  |  |  |
|------------------|---------------------|------|--|--|--|
| Dot Matrix       | 128 × 64 Dots       | -    |  |  |  |
| Module dimension | 24.7 × 16.59 × 1.41 | mm   |  |  |  |
| Active Area      | 21.74 × 11.18       | mm   |  |  |  |
| Pixel Size       | 0.15 × 0.155        | mm   |  |  |  |
| Pixel Pitch      | 0.17 × 0.175        | mm   |  |  |  |
| Display Mode     | Passive Matrix      |      |  |  |  |
| Display Color    | Monochrome          |      |  |  |  |
| Drive Duty       | 1/64 Duty           |      |  |  |  |
| IC               | SSD1315             |      |  |  |  |
| Interface        | 6800,8080,SPI,I2C   |      |  |  |  |
| Size             | 0.96 inch           |      |  |  |  |

**WINSTAR** 

#### **Contour Drawing & Block Diagram**



## **Interface Pin Function**

| No. | Svmbol | Function                                                                                                                                                       |  |  |  |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|     | N.C.   | The supporting pins can reduce the influences from stresses on the function                                                                                    |  |  |  |
| 1   | (GND)  | pins. These pins must be connected to external ground.                                                                                                         |  |  |  |
| 2   | C2P    | C1P/C1N – Pin for charge pump capacitor; Connect to each other with a                                                                                          |  |  |  |
| 3   | C2N    | capacitor.                                                                                                                                                     |  |  |  |
| 4   | C1P    | C2P/C2N – Pin for charge pump capacitor; Connect to each other with a                                                                                          |  |  |  |
| 5   | C1N    | capacitor.                                                                                                                                                     |  |  |  |
| 0   | VBAT   | This is the power supply pin for the internal buffer of the DC/DC voltage                                                                                      |  |  |  |
| 6   |        | converter. It must be connected to external source when the converter is used.<br>It should be connected to VDD when the converter is not used.                |  |  |  |
| 7   | NC     | NC                                                                                                                                                             |  |  |  |
| 8   | VSS    | This is a ground pin.                                                                                                                                          |  |  |  |
| 9   | VDD    | Power supply pin for core logic operation.                                                                                                                     |  |  |  |
| 3   |        |                                                                                                                                                                |  |  |  |
| 10  | BS0    | These pins are MCU interface selection input. See the following table:                                                                                         |  |  |  |
|     |        | BS0 BS1 BS2                                                                                                                                                    |  |  |  |
| 11  | BS1    | I2C 0 1 0                                                                                                                                                      |  |  |  |
|     |        | 3-wire SPI 1 0 0                                                                                                                                               |  |  |  |
|     |        | 4-wire SPI 0 0 0<br>8-bit 68XX Parallel 0 0 1                                                                                                                  |  |  |  |
| 12  | BS2    | 8-bit 80XX Parallel 0 1 1                                                                                                                                      |  |  |  |
|     |        | This pin is the chip select input connecting to the MCU.                                                                                                       |  |  |  |
| 13  | CS#    | The chip is enabled for MCU communication only when CS# is pulled LOW                                                                                          |  |  |  |
|     |        | (active LOW).                                                                                                                                                  |  |  |  |
| 14  | RES#   | This pin is reset signal input. When the pin is low, initialization of the chip is executed. Keep this pin HIGH (i.e. connect to VDD) during normal operation. |  |  |  |
|     |        | This pin is Data/Command control pin connecting to the MCU.                                                                                                    |  |  |  |
|     |        | When the pin is pulled HIGH, the data at D[7:0] will be interpreted as data.                                                                                   |  |  |  |
|     | D/C#   | When the pin is pulled LOW, the data at D[7:0] will be transferred to a                                                                                        |  |  |  |
| 15  |        | command register.                                                                                                                                              |  |  |  |
|     |        | In I2C mode, this pin acts as SA0 for slave address selection.                                                                                                 |  |  |  |
|     |        | When 3-wire serial interface is selected, this pin must be connected to VSS.                                                                                   |  |  |  |
|     |        | This is read / write control input pin connecting to the MCU interface.                                                                                        |  |  |  |
|     |        | When interfacing to a 6800-series microprocessor, this pin will be used as                                                                                     |  |  |  |
|     | R/W#   | Read/Write (R/W#) selection input. Read mode will be carried out when this pin                                                                                 |  |  |  |
| 16  |        | is pulled HIGH (i.e. connect to VDD) and write mode when LOW.                                                                                                  |  |  |  |
|     |        | When 8080 interface mode is selected, this pin will be the Write (WR#) input.                                                                                  |  |  |  |
|     | ×      | Data write operation is initiated when this pin is pulled LOW and the chip is                                                                                  |  |  |  |
|     |        | selected.                                                                                                                                                      |  |  |  |
|     |        | When serial or I2C interface is selected, this pin must be connected to VSS.                                                                                   |  |  |  |

| 17    | E/RD#       | This pin is MCU interface input.<br>When 6800 interface mode is selected, this pin will be used as the Enable (E)<br>signal. Read/write operation is initiated when this pin is pulled HIGH and the<br>chip is selected.<br>When 8080 interface mode is selected, this pin receives the Read (RD#)<br>signal. Read operation is initiated when this pin is pulled LOW and the chip is<br>selected.<br>When serial or I2C interface is selected, this pin must be connected to VSS. |
|-------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18~25 | D0~D7       | These pins are bi-directional data bus connecting to the MCU data bus.<br>Unused pins are recommended to tie LOW.<br>When serial interface mode is selected, D2 should be either tied LOW or tied<br>together with D1 as the serial data input: SDIN, and D0 will be the serial clock<br>input: SCLK.<br>When I2C mode is selected, D2, D1 should be tied together and serve as<br>SDAout, SDAin in application and D0 is the serial clock input, SCL.                             |
| 26    | IREF        | When external IREF is used, a resistor should be connected between this pin<br>and VSS to maintain the IREF current at a maximum of 30uA.<br>When internal IREF is used, this pin should be kept NC.                                                                                                                                                                                                                                                                               |
| 27    |             | COM signal deselected voltage level.<br>A capacitor should be connected between this pin and VSS.                                                                                                                                                                                                                                                                                                                                                                                  |
| 28    |             | Power supply for panel driving voltage. This is also the most positive power voltage supply pin.<br>When charge pump is enabled, a capacitor should be connected between this pin and VSS.                                                                                                                                                                                                                                                                                         |
| 29    | VLSS        | This is an analog ground pin. It should be connected to VSS externally.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 30    | NC<br>(GND) | The supporting pins can reduce the influences from stresses on the function pins. These pins must be connected to external ground.                                                                                                                                                                                                                                                                                                                                                 |

### **Absolute Maximum Ratings**

| Parameter                               | Symbol | Min  | Мах  | Unit |
|-----------------------------------------|--------|------|------|------|
| Supply Voltage for Logic                | VDD    | 0    | 4    | V    |
| Charge Pump Regulator Supply<br>Voltage | VBAT   | -0.3 | 6.0  | V    |
| Supply Voltage for Display              | VCC    | 0    | 18.0 | V    |
| Operating Temperature                   | ТОР    | -30  | +70  | °C   |
| Storage Temperature                     | TSTG   | -30  | +70  | °C   |

#### **Electrical Characteristics**

#### **DC Electrical Characteristics**

| Item                                                                             | Symbol                | Condition   | Min     | Тур | Max     | Unit |
|----------------------------------------------------------------------------------|-----------------------|-------------|---------|-----|---------|------|
| Supply Voltage for Logic                                                         | VDD                   | <b>X</b> -Y | 1.65    | 3.0 | 3.3     | V    |
| Supply Voltage for Display<br>(Supplied Externally)                              | VCC                   | <b>D</b> ′- | 7.5     | _   | 8.0     | V    |
| Charge Pump Regulator 📈<br>Supply Voltage                                        | VBAT                  | _           | 3.0     | 3.5 | 4.5     | V    |
| Charge Pump Output Voltage<br>for Display (Generated by<br>Internal DC/DC)       | Charge<br>Pump<br>VCC | _           | 7.0     | 7.5 | _       | V    |
| Input High Volt.                                                                 | VIH                   | _           | 0.8×VDD | _   | _       | V    |
| Input Low Volt.                                                                  | VIL                   | _           | _       | _   | 0.2×VDD | V    |
| Output High Volt.                                                                | VOH                   | _           | 0.9×VDD | _   | _       | V    |
| Output Low Volt.                                                                 | VOL                   | _           | _       | _   | 0.1×VDD | V    |
| Operating Current for VCC<br>(Display 50% Pixel on)<br>(VCC Supplied Externally) | ICC                   | VCC =7.5V   | _       | 5.0 | 10      | mA   |
| Display 50% Pixel on<br>(VCC Generated by Internal<br>DC/DC)                     | IBAT                  | VBAT=3.5V   |         | 15  | 22.5    | mA   |